# **Datasheet** # IMPINJ® MONZA® 5 TAG CHIP DATASHEET IPJ-W1600 ### **OVERVIEW** The Monza® 5 UHF RFID tag chip is optimized for serializing items such as apparel, electronics, cosmetics, documents and jewelry. It delivers unmatched read reliability for effective RFID business systems and record-breaking encoding performance to enable the lowest applied tag cost. The Monza 5 tag chip joins the Monza tag chip family, which is regarded as an industry leader in reliability, consistency, flexibility and Gen 2 & ISO-18000-6C compliance. ### **FEATURES** - Superior read sensitivity of up to -20 dBm with a dipole antenna, combined with excellent interference rejection, delivers exceptional read reliability - Industry leading write sensitivity of up to -16 dBm with a dipole antenna for unparalleled encoding reliability - Industry-leading memory write speed enables encoding rates of over 3000 tags/minute and low applied tag cost - Up to 128 bits of EPC memory with 32 bits of User memory - 96 bits of Serialized TID with 48-bit serial number - EPCglobal and ISO 18000-63 compliant, Gen2V2 compliant. - FastID™ mode enables 2x to 3x faster EPC+TID inventory for authentication and other TID-based applications - TagFocus<sup>™</sup> mode suppresses previously read tags to enable capture of more tags - Scalable serialization built-in with Monza Self-Serialization - Reduced manufacturing variability via a patent-pending repassivation later - Extended temperature range (-40°C to +85°C) for reliability in harsh conditions - Impinj's field-rewritable NVM, optimized for RFID, provides 100,000-cycle or 50-year retention reliability # TABLE OF CONTENTS | | Overv | IEW | 1 | |---|-------|-----------------------------------------------------------|----| | | | res | | | 1 | Intr | roduction | 1 | | | 1.1 | Scope | 1 | | | 1.2 | Reference Documents | 1 | | 2 | Fur | nctional Description | 2 | | | | Memory | | | | | Advanced Monza Features Support More Effective Inventory | | | | 2.3 | Support for Optional Gen 2 Commands | | | | 2.4 | Monza 5 Tag Chip Block Diagram | | | | 2.5 | Pad Descriptions | | | | 2.6 | Differential Antenna Input | | | | 2.7 | Monza 5 Antenna Reference Designs | | | | 2.8 | Monza 5 Tag Chip Dimensions | | | | 2.9 | Power Management | | | | 2.10 | Modulator/Demodulator | | | | 2.11 | Tag Controller | | | _ | 2.12 | Nonvolatile Memory | | | 3 | | erface Characteristics | | | | 3.1 | Making Connections | | | | | Impedance Parameters | | | | 3.3 | Reader-to-Tag (Forward Link) Signal Characteristics | | | , | | Tag-to-Reader (Reverse Link) Signal Characteristics | | | 4 | _ | Memory | | | | | Monza 5 Tag Chip Memory Map | | | | | Memory Banks | | | | | 1 Reserved Memory | | | | | .2 Passwords | | | | | 3 EPC Memory (EPC data, Protocol Control Bits, and CRC16) | | | | 4.3. | | | | | | 5 User Memory | | | 5 | | solute Maximum Ratings | | | - | | Temperature | | | | 5.2 | Electrostatic Discharge (ESD) Tolerance | | | | | NVM Use Model | | | 6 | | dering Information | | | 7 | | tices | 16 | | | | | | ### 1 INTRODUCTION ### 1.1 SCOPE This datasheet defines the physical and logical specifications for Gen 2-compliant Monza 5 tag silicon, a reader-talks-first, radio frequency identification (RFID) component operating in the UHF frequency range. ### 1.2 REFERENCE DOCUMENTS EPC™ Radio Frequency Identity Protocols Class-1 Generation-2 UHF RFID Protocol for Communications at 860 MHz – 960 MHz (Gen 2 Specification). The conventions used in the Gen 2 Specification (normative references, terms and definitions, symbols, abbreviated terms, and notation) were adopted in the drafting of this Monza 5 Tag Chip Datasheet. Users of this datasheet should familiarize themselves with the Gen 2 Specification. Impinj Monza Wafer Assembly Specification Impinj Monza Wafer Map Orientation EPC™ Tag Data Standards Specification EPCglobal "Interoperability Test System for EPC Compliant Class-1 Generation-2 UHF RFID Devices" v.1.2.4, August 4, 2006. (Monza 5 tag chips are compliant with this Gen 2 interoperability standard.) ### 2 FUNCTIONAL DESCRIPTION The Monza 5 tag chip fully supports all requirements of the Gen 2 specification as well as many optional commands and features (see Section 2.3 below). In addition, the Monza tag chip family provides a number of enhancements: - Superior sensitivity for high read and write reliability - Industry-leading memory write speed, delivering the highest encoding rates - TagFocus<sup>™</sup> inventory mode, a Gen 2 compliant method for capturing more hard-to-read tags by suppressing those that have already been read, by extending their S1 flag B-state - FastID™ inventory mode, a Gen 2 compliant, patent-pending method for EPC+TID based inventory that is 2-3 times faster than previous methods - A patent-pending "repassivation" spacing layer makes inlay manufacture less sensitive to die-attach pressure, resulting in less variance and more predictable performance in final inlay product (Monza 5 tag chips only) ### 2.1 Memory Optimized for item-level tagging, Monza 5 tag chips offer EPC memory of up to 128 bits, serialized TID, and 32 bits of user memory. See Table 2-1. | MEMORY SECTION | DESCRIPTION | | | | | | |-------------------------|------------------------------|--|--|--|--|--| | User | 32 bits | | | | | | | | Serial Number—48 bits | | | | | | | TID<br>(not changeable) | Extended TID Header—16 bits | | | | | | | (not enangeas.e) | Company/Model Number—32 bits | | | | | | | EPC | Up to 128 bits | | | | | | | Decembed | Kill Password —32 bits | | | | | | | Reserved | Access Password – 32 bits | | | | | | **Table 2-1 Monza 5 Memory Organization** # 2.2 ADVANCED MONZA FEATURES SUPPORT MORE EFFECTIVE INVENTORY Monza tag chips support two unique, patent-pending features designed to boost inventory performance for traditional EPC and TID-based applications: - TagFocus<sup>™</sup> mode minimizes redundant reads of strong tags, allowing the reader to focus on weak tags that are typically the last to be found. Using TagFocus, readers can suppress previously read tags by indefinitely refreshing their S1 B state. - FastID™ mode makes TID-based applications such as authentication practical by boosting TID-based inventory speeds by 2 to 3 times. Readers can inventory both the EPC and the TID without having to perform an access command. Setting the EPC word length to zero enables TID-only serialization. ### 2.3 SUPPORT FOR OPTIONAL GEN 2 COMMANDS Monza 5 tag chips support the optional commands listed in Table 2-2. **Table 2-2 Supported Optional Gen 2 Specification Commands** | COMMAND | CODE | LENGTH<br>(BITS) | DETAILS | |------------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Access | 11000110 | 56 | | | BlockWrite | 11000111 | >57 | <ul> <li>Accepts valid one-word commands</li> <li>Accepts valid two-word commands if pointer is an even value</li> <li>Returns error code (000000002) if it receives a valid two-word command with an odd value pointer</li> <li>Returns error code (000000002) if it receives a command for more than two words</li> <li>Does not respond to block write commands of zero words</li> </ul> | ### 2.4 Monza 5 Tag Chip Block Diagram Figure 2-1 Block Diagram ### 2.5 PAD DESCRIPTIONS Monza 5 tag chips have four external pads available to the user: one RF+ pad, two RF- pads, and a non-connected pad designated NC. RF+ and RF- form a single differential antenna port as shown in Table 2-3 (see also Figure 2-1 and Figure 2-2). Note that none of these pads connects to the chip substrate. EXTERNAL SIGNALS RF+ 1 Differential RF Input Pads for Antenna. RF- has 2 pads to allow connection options. For details, see section 3. **Table 2-3 Pad Descriptions** ### 2.6 DIFFERENTIAL ANTENNA INPUT All interaction with the Monza 5 tag chip, including generation of its internal power, air interface, negotiation sequences, and command execution, occurs via its differential antenna port. The differential antenna port can be connected with an antenna in three different configurations (see section 3.1). - 1) RF+ and NC pads can be connected together on one terminal and the two RF- pads can be connected together on the second terminal. - 2) RF+ pad can be connected on one terminal and the adjacent RF- pad can be connected on the second terminal. 3) RF+ and RF- pads can be connected diagonally with an antenna with the other pads (RF- and NC) left unconnected. Figure 2-2 Monza 5 tag chip die orientation ### 2.7 MONZA 5 ANTENNA REFERENCE DESIGNS Impinj has a set of reference antenna inlay designs for Monza 5 tag chips available for use by Monza customers under terms of the Impinj Antenna License Agreement. These reference designs are available here: https://support.impinj.com/hc/en-us/sections/200454558-Monza-Reference-Design-Documents-Downloads These documents are restricted. To gain access if these documents cannot be accessed, submit a request for access using the following link. Make sure to select the option "Monza Antenna Reference Designs". https://access.impinj.com/prtlaccessrequest ### 2.8 MONZA 5 TAG CHIP DIMENSIONS The Monza 5 features a 465 µm x 465 µm square die size. ### 2.9 POWER MANAGEMENT The tag is activated by proximity to an active reader. When the tag enters a reader's RF field, the Power Management block converts the induced electromagnetic field to the DC voltage that powers the chip. ### 2.10 MODULATOR/DEMODULATOR The Monza 5 tag chip demodulates any of a reader's three possible modulation formats, DSB-ASK, SSB-ASK, or PR-ASK with PIE encoding. The tag communicates to a reader via backscatter of the incident RF waveform by switching the reflection coefficient of its antenna pair between reflective and absorptive states. Backscattered data is encoded as either FM0 or Miller subcarrier modulation (with the reader commanding both the encoding choice and the data rate). ### 2.11 TAG CONTROLLER The Tag Controller block is a finite state machine (digital logic) that carries out command sequences and also performs a number of overhead duties. ### 2.12 NONVOLATILE MEMORY The Monza 5 tag chip embedded memory is nonvolatile memory (NVM) cell technology, specifically optimized for exceptionally high performance in RFID applications. All programming overhead circuitry is integrated on chip. Monza 5 tag chip NVM provides 100,000 cycle endurance and 50-year data retention. The NVM block is organized into three segments: - User memory with 32 bits - EPC Memory with up to 128 bits - Reserved Memory (which contains the Kill and Access passwords). The ROM-based Tag Identification (TID) memory contains the EPCglobal class ID, the manufacturer identification, and the model number. It also contains an extended TID consisting of a 16-bit header and 48-bit serialization. ### 3 INTERFACE CHARACTERISTICS This section describes the RF interface of the tag chip and the modulation characteristics of both communication links: reader-to-tag (Forward Link) and tag-to-reader (Reverse Link). ### 3.1 MAKING CONNECTIONS The pad arrangement of Monza 5 tag chips support three distinct configurations of connection to an antenna. The three connection options are illustrated in Figure 3-3, and described below. Figure 3-3: Antenna Connection Configuration Options Connection option 1 contacts all four Monza 5 pads to the antenna, RF+ and NC to one terminal and the two RF-pads to the opposite polarity terminal. This option allows relatively coarse antenna geometry, and thus has the most relaxed requirements for antenna patterning resolution of the three options. Option 1 has the greatest chipantenna overlap area of the three options, with a correspondingly higher parasitic mounting capacitance than either of the other two configurations. Connection option 2 contacts just two pads, RF+ and the adjacent RF-. This option could be referred to as the "adjacent connection" or the "I" connection. The NC and unused RF- pads do not contact active antenna traces, but can mount to isolated antenna pads if desired, for example, for mechanical support. Option 2 has low chipantenna overlap area, but it does place more stringent requirements on antenna patterning resolution and chip placement precision than Option 1. Connection option 3 also contacts only two pads, RF+ and the opposite diagonal RF- pad. This "diagonal connection", also called the "X" connection, provides the greatest separation distance between the two antenna terminals out of the three configurations. It incurs a slight sensitivity penalty, approximately 0.3 dB, which is due to the additional length in the signal path across the chip compared to the adjacent connection of Option 2. ### 3.2 IMPEDANCE PARAMETERS In order to realize the full performance potential of the Monza 5 tag chip, it is imperative that the antenna present an appropriate impedance at its terminals. The nonlinear nature of the chip's power management circuits complicates the effort to find the optimum source impedance. Fortunately, it is possible to proceed with antenna design based on a linearized, lumped element model of the chip. The model, shown schematically in Figure 3-4, is a good mathematical fit for the chip over a broad frequency range. The lumped element values are listed in Table 3-4, where $C_{mount}$ is the parasitic capacitance due to the antenna trace overlap with the chip surface, $C_p$ appears at the chip terminals and is intrinsic to the chip, and $R_p$ represents the energy conversion and energy absorption of the RF circuits. Figure 3-4: Tag Chip Linearized RF Model Table 3-4 shows the values for the chip port model for the Monza 5 tag chip, which apply to all frequencies of the primary regions of operation (North America, Europe, and Japan). **Table 3-4 Chip Port Impedances** | PARAMETER | TYPICAL VALUE | COMMENTS | |------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | $C_p$ | 0.825 pF | Intrinsic chip capacitance. | | $R_p$ | 1.8 kOhm | | | C <sub>mount</sub> | 0.245 pF | Typical capacitance due to adhesive and antenna mount parasitics. Total load capacitance presented to antenna is $C_p + C_{mount} \label{eq:capacitance}$ | | Chip Read Sensitivity | -17.8 dBm | Measured at 25 °C; R=>T link using DSB-<br>ASK modulation with 90% modulation | | Chip Write Sensitivity | - 13.75 dBm | depth, Tari=25 µs, and a T=>R link operating at 256 kbps with Miller M=4 encoding. | # 3.3 READER-TO-TAG (FORWARD LINK) SIGNAL CHARACTERISTICS **Table 3-5 Forward Link Signal Parameters** | PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNITS | COMMENTS | |------------------------------------|----------------------|-----------------------------------|-----------|-------|------------------------------------------------------------------------------------------| | RF Characteristics | | | | | | | Carrier Frequency | 860 | | 960 | MHz | North America: 902–928 MHz<br>Europe: 865–868 MHz | | Maximum RF Field<br>Strength | | | +20 | dBm | Received by a tag with dipole antenna while sitting on a maximum power reader antenna | | Modulation | | DSB-ASK,<br>SSB-ASK,<br>or PR-ASK | | | Double and single sideband amplitude shift keying; phase-reversal amplitude shift keying | | Data Encoding | | PIE | | | Pulse-interval encoding | | Modulation Depth | 80 | | 100 | % | (A-B)/A, A=envelope max., B=envelope min. | | Ripple, Peak-to-Peak | | | 5 | % | Portion of A-B | | Rise Time (t <sub>r,10-90%)</sub> | 0 | | 0.33Tari | sec | | | Fall Time (t <sub>f,10-90%</sub> ) | 0 | | 0.33Tari | sec | | | Tari <sup>1</sup> | 6.25 | | 25 | μs | Data 0 symbol period | | PIE Symbol Ratio | 1.5:1 | | 2:1 | | Data 1 symbol duration relative to Data 0 | | Duty Cycle | 48 | | 82.3 | % | Ratio of data symbol high time to total symbol time | | Pulse Width | MAX(0.26<br>5Tari,2) | | 0.525Tari | μs | Pulse width defined as the low modulation time (50% amplitude) | # 3.4 TAG-TO-READER (REVERSE LINK) SIGNAL CHARACTERISTICS **Table 3-6 Reverse Link Signal Parameters** | PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNITS | COMMENTS | |--------------------------------------------------------------------------------------|---------|--------------------------------------------|---------|-------|------------------------------------------------------------------------------------------------------------------------| | Modulation Character | istics | | | | | | Modulation | | ASK | | | FET Modulator | | Data Encoding | | Baseband<br>FM0 or<br>Miller<br>Subcarrier | | | | | Change in Modulator Reflection Coefficient $ \Delta\Gamma $ $\Box$ due to Modulation | | 0.8 | | | $ \Delta\Gamma = \Gamma_{\text{reflect}} - \Gamma_{\text{absorb}} \text{ (per read/write sensitivity, Table 3-51)}$ | | Duty Cycle | 45 | 50 | 55 | % | | | Cumbal Daviad1 | 1.5625 | | 25 | μs | Baseband FM0 | | Symbol Period <sup>1</sup> | 3.125 | | 200 | μs | Miller-modulated subcarrier | | Miller Subcarrier<br>Frequency <sup>1</sup> | 40 | | 640 | kHz | | Note 1: Values are nominal minimum and nominal maximum, and do not include frequency tolerance. Apply appropriate frequency tolerance to derive absolute periods and frequencies. ### **4 TAG MEMORY** ### 4.1 MONZA 5 TAG CHIP MEMORY MAP **Table 4-7 Physical/Logical Memory Map** | MEMORY | MEMORY | MEMORY | | | | | | | | ВІТ | NU | MBE | R | | | | | | | |----------------|--------------|----------------------------------|------------|-------------------|------|-------|-----|----|-------|--------|-------|--------|--------|---------------|-------|-------|---|---|---| | BANK<br>NUMBER | BANK<br>NAME | BANK BIT<br>ADDRESS | 15 | 15 14 | | 12 | 2 1 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 112 | User | 10 <sub>h</sub> -1F <sub>h</sub> | User[15:0] | | | | | | | | | | | | | | | | | | 112 | USEI | 00h-0Fh | | | | | | | | U | ser[3 | 1:16 | ] | | | | | | | | | | 50 <sub>h</sub> -5F <sub>h</sub> | | TID_Serial[15:0] | | | | | | | | | | | | | | | | | | TID | 40 <sub>h</sub> -4F <sub>h</sub> | | TID_Serial[31:16] | | | | | | | | | | | | | | | | | 102 | (ROM) | 30 <sub>h</sub> -3F <sub>h</sub> | | | | | | | - | ΓID_ | Seria | al[47 | :32] | | | | | | | | | | 20 <sub>h</sub> -2F <sub>h</sub> | | | | | | | Ex | tend | ed T | ID H | eade | er | | | | | | | | | 10 <sub>h</sub> -1F <sub>h</sub> | Ма | nufa | ctur | er ID | | | | | | Мс | del l | Num | ber | | | | | | | | 00h-0Fh | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | | M | <b>1</b> anut | factu | rer I | D | | | | | | 90 <sub>h</sub> -9F <sub>h</sub> | | EPC[15:0] | | | | | | | | | | | | | | | | | | | 80 <sub>h</sub> -8F <sub>h</sub> | | EPC[31:16] | | | | | | | | | | | | | | | | | | | 70 <sub>h</sub> -7F <sub>h</sub> | | | | | | | | E | PC[4 | 7:32 | ] | | | | | | | | | | 60 <sub>h</sub> -6F <sub>h</sub> | | | | | | | | El | PC[6 | 3:48 | ] | | | | | | | | 012 | EPC | 50 <sub>h</sub> -5F <sub>h</sub> | | | | | | | | E | PC[7 | 9:64 | ] | | | | | | | | 012 | (NVM) | 40 <sub>h</sub> -4F <sub>h</sub> | | | | | | | | El | PC[9 | 5:80 | ] | | | | | | | | | | 30 <sub>h</sub> -3F <sub>h</sub> | | | | | | | | EF | PC[1 | 11:96 | 6] | | | | | | | | | | 20 <sub>h</sub> -2F <sub>h</sub> | | | | | | | | EP | C[12 | 7:11 | 2] | | | | | | | | | | 10 <sub>h</sub> -1F <sub>h</sub> | | | | | | I | Proto | col- | Cont | trol B | its (I | PC) | | | | | | | | | 00h-0Fh | | | | | | | | | CRC | -16 | | | | | | | | | | | 30 <sub>h</sub> -3F <sub>h</sub> | | | | | | | Acc | ess | Pass | swor | d[15: | 0] | | | | | | | 002 | RESERVED | 20 <sub>h</sub> -2F <sub>h</sub> | | | | | | | Acc | ess I | Pass | word | [31: | 16] | | | | | | | 302 | (NVM) | 10 <sub>h</sub> -1F <sub>h</sub> | | | | | | | K | ill Pa | assw | ord[1 | 15:0] | | | | | | | | | | $00_h$ - $0F_h$ | | | | | | | Ki | II Pa | SSW | ord[3 | 1:16 | ] | | | | | | ### 4.2 LOGICAL VS. PHYSICAL BIT IDENTIFICATION For the purposes of distinguishing most significant from least significant bits, a logical representation is used in this datasheet where MSBs correspond to large bit numbers and LSBs to small bit numbers. For example, Bit 15 is the logical MSB of a memory row in the memory map. Bit 0 is the LSB. A multi-bit word represented by WORD[N:0] is interpreted as MSB first when read from left to right. This convention should not be confused with the physical bit address indicated by the rows and column addresses in the memory map; the physical bit address describes the addressing used to access the memory. ### 4.3 MEMORY BANKS Described in the following sections are the contents of the NVM and ROM memory, and the parameters for their associated bit settings. ### 4.3.1 RESERVED MEMORY Reserved Memory contains the Access and Kill passwords. ### 4.3.2 PASSWORDS Monza 5 has a 32-bit Access Password and 32-bit Kill Password. The default password for both Kill and Access is $00000000_h$ #### 4.3.2.1 ACCESS PASSWORD The Access Password is a 32-bit value stored in Reserved Memory 20<sub>h</sub> to 3F<sub>h</sub> MSB first. The default value is all zeroes. Tags with a non-zero Access Password will require a reader to issue this password before transitioning to the secured state. #### 4.3.2.2 KILL PASSWORD The Kill Password is a 32-bit value stored in Reserve Memory 00 h to 1F h, MSB first. The default value is all zeroes. A reader shall use a tag's kill password once to kill the tag and render it silent thereafter. A tag will not execute a kill operation if its Kill Password is all zeroes. ### 4.3.3 EPC MEMORY (EPC DATA, PROTOCOL CONTROL BITS, AND CRC16) As per the Gen 2 specification, EPC memory contains a 16-bit cyclic-redundancy check word (CRC16) at memory addresses $00_h$ to $0F_h$ , the 16 protocol-control bits (PC) at memory addresses $10_h$ to $1F_h$ , and an EPC value beginning at address $20_h$ . The protocol control fields include a five-bit EPC length, a one-bit user-memory indicator (UMI = 0), a one-bit extended protocol control indicator, and a nine-bit numbering system identifier (NSI). The factory-programmed value is $3000_h$ . The tag calculates the CRC16 upon power-up over the stored PC bits and the EPC specified by the EPC length field in the stored PC. For more details about the PC field or the CRC16, see the Gen 2 specification. A reader accesses EPC memory by setting MemBank = $01_2$ in the appropriate command, and providing a memory address using the extensible-bit-vector (EBV) format. The CRC-16, PC, and EPC are stored MSB first (i.e., the EPC's MSB is stored in location $20_h$ ). The EPC memory bank of Monza 5 supports a maximum EPC size of 128 bits. The default configuration from the factory, however, is for a 96-bit EPC. It is possible to adjust the EPC size up or down from 96 bits, according to the parameters laid out in the Gen 2 standard. For Monza 5 chips (IPJ-W1600), the EPC value written into the chip during factory test is listed below in Table 4-8. **Table 4-8 EPC at Manufacture** | IMPINJ PART<br>NUMBER | EPC VALUE PRE-PROGRAMMED AT MANUFACTURE (HEX) | |-----------------------|-----------------------------------------------| | IPJ-W1600 | 3008 33B2 DDD9 0140 0000 0000 | ### 4.3.4 TAG IDENTIFICATION (TID) MEMORY The ROM-based Tag Identification memory contains Impinj-specific data. The bit locations in TID row 00h-0Fh store the EPCglobal™ Class ID (0xE2). The Impinj MDID (Manufacturer Identifier) for Monza 5 is 100000000001 (the location of the manufacturer ID is shown in the memory map tables in section 4.1, and the bit details are given in Table 4-9). Note that a logic 1 in the most significant bit of the manufacturer ID indicates the presence of an extended TID consisting of a 16-bit header and a 48-bit serialization. The Monza 5 tag chip model number is located in TID memory row 10h-1Fh as shown in Table 4-9. **Table 4-9 TID Memory Details** | MEMORY | MEMORY | | | | | | ВІТ | · NL | JMB | ER | | | | | | | | |------------------------|----------------------------------|----|----|----|----|----|-------|------------|------|------|-----|---|----------|---|---|---|---| | BANK<br>DESCRIPTION | BANK BIT<br>ADDRESS | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 50 <sub>h</sub> -5F <sub>h</sub> | | | | | - | TID_S | SER | IAL | [15: | 0] | | | | | | | | | 40 <sub>h</sub> -4F <sub>h</sub> | | | | | Т | ID_S | ER | IAL[ | 31:1 | [6] | | | | | | | | | 30 <sub>h</sub> -3F <sub>h</sub> | | | | | T | ID_S | ER | IAL[ | 47:3 | 32] | | | | | | | | 10 <sub>2</sub><br>TID | 20 <sub>h</sub> -2F <sub>h</sub> | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | (ROM) | 10 <sub>h</sub> -1F <sub>h</sub> | 0 | 0 | 0 | 1 | 0 | 0 | <b>M</b> ( | onza | | | | Nun<br>1 | | | 0 | 0 | | | 00 <sub>h</sub> -0F <sub>h</sub> | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 4.3.5 USER MEMORY User memory contains two 16-bit words at memory addresses $00_h$ to $1F_h$ in memory bank $11_h$ . ### 5 ABSOLUTE MAXIMUM RATINGS Stresses beyond those listed in this section may cause permanent damage to the tag. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this datasheet is not guaranteed or implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### 5.1 TEMPERATURE Several different temperature ranges will apply over unique operating and survival conditions. Table 5-10 lists the ranges that will be referred to in this specification. Tag functional and performance requirements are met over the operating range, unless otherwise specified. **PARAMETER MINIMUM TYPICAL MAXIMUM UNITS COMMENTS** Default range for all **Extended Operating** functional and °C -40+85 performance **Temperature** requirements Storage -40 +85 °C **Temperature** Assembly Survival °C +150 Applied for one minute Temperature °C/ Temperature Rate of 4 **During operation** Change sec **Table 5-10 Temperature parameters** ## 5.2 ELECTROSTATIC DISCHARGE (ESD) TOLERANCE The tag is guaranteed to survive ESD as specified in Table 5-11. **Table 5-11 ESD Limits** | PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNITS | COMMENTS | |-----------|---------|---------|---------|-------|---------------------------| | ESD | | | 2,000 | V | HBM (Human Body<br>Model) | ### 5.3 NVM USE MODEL Tag memory is designed to endure 100,000 write cycles or retain data for 50 years. # **6 ORDERING INFORMATION** Contact sales@impinj.com for ordering support. | PART NUMBER | FORM | PRODUCT | PROCESSING FLOW | |---------------|-------|------------------|-----------------------------------------| | IPJ-W1600-E00 | Wafer | Monza 5 tag chip | Bumped, thinned (to ~100 μm), and diced | ### 7 NOTICES Copyright © 2016, Impinj, Inc. All rights reserved. Impinj gives no representation or warranty, express or implied, for accuracy or reliability of information in this document. Impinj reserves the right to change its products and services and this information at any time without notice. EXCEPT AS PROVIDED IN IMPINJ'S TERMS AND CONDITIONS OF SALE (OR AS OTHERWISE AGREED IN A VALID WRITTEN INDIVIDUAL AGREEMENTWITH IMPINJ), IMPINJ ASSUMES NO LIABILITY WHATSOEVER AND IMPINJ DISCLAIMS ANY EXPRESS OR IMPLIEDWARRANTY, RELATED TO SALE AND/OR USE OF IMPINJ PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY PATENT, COPYRIGHT, MASKWORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT IS GRANTED BY THIS DOCUMENT. Impinj assumes no liability for applications assistance or customer product design. Customers should provide adequate design and operating safeguards to minimize risks. Impinj products are not designed, warranted or authorized for use in any product or application where a malfunction may reasonably be expected to cause personal injury or death, or property or environmental damage ("hazardous uses"), including but not limited to military applications; life-support systems; aircraft control, navigation or communication; air-traffic management; or in the design, construction, operation, or maintenance of a nuclear facility. Customers must indemnify Impinj against any damages arising out of the use of Impinj products in any hazardous uses. ### **Trademarks** Impinj, Monza, Speedway, xArray are trademarks or registered trademarks of Impinj, Inc. All other product or service names are trademarks of their respective companies. For a complete list of Impinj Trademarks visit: <a href="https://www.impinj.com/trademarks">www.impinj.com/trademarks</a>. #### **Patents** The products referenced in this document may be covered by one or more U.S. patents. See www.impinj.com/patents for details.